Espressif Systems /ESP32-P4 /LP_TSENS /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_TSENS_WAKE_INT_ST)COCPU_TSENS_WAKE_INT_ST

Description

Tsens interrupt status registers.

Fields

COCPU_TSENS_WAKE_INT_ST

Tsens wakeup interrupt status.

Links

() ()